System bus model: Difference between revisions

Content deleted Content added
rm afd template
redirecting boldly per WP:BRD. yes this is at DrV, but that doesn't stop a redirect AFAIK.
 
(2 intermediate revisions by 2 users not shown)
Line 1:
#REDIRECT [[System bus]]
{{Orphan|date=February 2009}}
{{merge to|Von Neumann architecture|discuss=Talk:System bus model#PROD|date=October 2010}}
{{merge to|System bus|discuss=Talk:System bus model#Merge to System bus|date=May 2011}}
[[Image:Computer system bus.svg|thumb|right|400px]]
The '''system bus model''' is a streamlined version of the [[Von Neumann architecture|von Neumann model]] of computer architecture.<ref>{{cite book |title=The essentials of computer organization and architecture |author1=Linda Null |author2=Julia Lobur |publisher=Jones & Bartlett Learning |year=2006 |isbn=9780763737696 |edition=2}}</ref> Its main feature is that it interconnects the processor, memory, and I/O subsystems (the three individual subunits which the model divides the computer into) by a single [[bus (computing)|bus]], the system bus; which is composed of three buses each dedicated to a particular function: the [[data bus]], [[address bus]], and [[control bus]].<ref name="POCA"/> The data bus is used for the transfer of data between subunits; while the address bus is used to transmit information to determine where the data should be sent.<ref name="POCA"/> The control bus is used to provide information as to how data is to be sent.<ref name="POCA"/> The system bus model also deviates from the von Neumann model by combining the [[arithmetic logic unit]] (ALU) and the [[central processing unit]] (CPU) into a single unit.<ref name="POCA">{{cite book|first=Miles J.|last=Murdocca| coauthors=Vincent P. Heuring|year=2000|title=Principles of Computer Architecture|publisher=Prentice-Hall|id=ISBN 0-201-43664-7|pages=5}}</ref>
 
==References==
{{reflist}}
 
{{DEFAULTSORT:System Bus Model}}
[[Category:Computer architecture]]