Macrocell array: Difference between revisions

Content deleted Content added
Added image to page
Tag: Mobile edit
Citation bot (talk | contribs)
Misc citation tidying. | Use this bot. Report bugs. | Suggested by AManWithNoPlan | #UCB_CommandLine
 
(10 intermediate revisions by 9 users not shown)
Line 1:
{{distinguish|text=[[Macrocell]]}}
[[File:Each_OR_gate_drives_an_output_logic_macrocell-_Each_macrocell_in_a_PLD_consists_of_a_D_flip-flop-_2014-02-05_21-08.jpg|thumbnail|Each OR gate drives an output logic macrocell. Each macrocell in a PLD consists of a D flip-flop.]]
{{refimprove|date=July 2017}}
[[File:MacroCell.png|thumb|right|GAL22V10 Output Logic Macrocell (OLMC)]]
 
== Macrocell arrays in PLDPLDs ==
{{Unreferenced|date=December 2009}}
{{Other uses|Macrocell (disambiguation)}}
 
== Macrocell arrays in PLD ==
 
[[Programmable logic device]]s, such as [[programmable array logic]] and [[complex programmable logic device]]s, typically have a macrocell on every output pin.
 
== Macrocell arrays in ASICASICs ==
 
A '''macrocell array''' is an approach to the design and manufacture of [[Application-specific integrated circuit|ASIC]]s. Essentially, it is a small step up from the otherwise similar [[gate array]], but rather than being a prefabricated array of simple logic gates, the macrocell array is a prefabricated array of higher-level logic functions such as [[Flip-flop (electronics)|flip-flop]]s, [[Arithmetic logic unit|ALU]] functions, [[Hardware register|register]]s, and the like. These logic functions are simply placed at regular predefined positions and manufactured on a [[wafer (electronics)|wafer]], usually called '''master slice'''. Creation of a circuit with a specified function is accomplished by adding metal interconnects to the chips on the master slice late in the manufacturing process, allowing the function of the chip to be customised as desired.
 
Macrocell array master slices are usually prefabricated and stockpiled in large quantities regardless of customer orders. The fabrication according to the individual customer specifications may be finished in a shorter time compared with standard cell or [[full custom]] design. The macrocell array approach reduces the [[Photomask|mask]] costs since fewer custom masks need to be produced. In addition manufacturing test tooling lead time and costs are reduced since the same test fixtures may be used for all macrocell array products manufactured on the same [[die (manufacturing)|die]] size.
Line 17 ⟶ 16:
 
A [[standard cell#Library | standard cell library]] is sometimes called a "macrocell library".<ref>
[[Norman Einspruch]].
[httphttps://books.google.com/books?id=YmGeGQrxmo8C&pg=PA10&lpg=PA10&dq=asic+macrocell&sourcepg=bl&ots=DRNEcVzKWj&sig=4JXWvLSpaoVWskr5l3bfAyapJBo&hl=en&sa=X&ei=DM65UcOcHoqZ0QGUg4GIBQ&ved=0CEYQ6AEwAzgK#v=onepage&q=asic%20macrocell&f=falsePA10 "Application Specific Integrated Circuit (ASIC) Technology"].
Academic Press.
1991.
Line 29 ⟶ 28:
{{reflist}}
 
{{Digital electronics}}
{{DEFAULTSORT:Macrocell Array}}
[[Category:Gate arrays]]