Interface logic model: Difference between revisions

Content deleted Content added
Rescuing 1 sources and tagging 0 as dead.) #IABot (v2.0
m Sauer202 moved page Interface Logic Model to Interface logic model: Change to sentence case (MOS:AT)
 
(11 intermediate revisions by 3 users not shown)
Line 2:
{{Technical|section|date=October 2013}}
{{refimprove|date=August 2018}}
{{Orphan|date=March 2011}}
}}
 
TheIn [[electronics]], the '''Interfaceinterface Logiclogic Modelmodel''' ('''ILM''') is a technique to model blocks in [[hierarchy|hierarchal]] [[VLSI]] [[implementation]] flow. It is a gate level [[Model (science)|model]] of a physical block where only the connections from the [[input (computer science)|input]]s to the first stage of flip-flops, and the connections from the last stage of [[Flip-flop (programming)|flip-flops]] to the outputs are in the model, including the flip-flops and the [[clock tree]] driving these flip-flops. All other internal flip-flop to flip-flop paths are stripped out of the ILM.
 
The advantage of ILM is that the entire path (clock to clock path) is visible at top level for [[interface (computing)|interface]] nets, unlike traditional block-based hierarchal implementation flow. This gives better accuracy in analysis for interface nets at negligible additional [[computer memory|memory]] and [[run time (program lifecycle phase)|runtime]] overhead.
Line 12 ⟶ 11:
 
==References==
{{Reflist}}
 
==External links==
*[https://web.archive.org/web/20110718112352/http://www.emba.uvm.edu/~jswift/uvm_class/notes/phys_syn.pdf Introduction to Physical Compiler and ILM Flow]
 
{{Portal bar|Electronics}}
[[Category:Integrated circuits]]
[[Category:Conceptual models]]